Power Management & Drives | Power Management & Drives | | | | | | | |---------------------------|----------|----------------------------------------|-------------|--|--|--| | Revision | History: | April 2008 | Version 1.0 | | | | | Previous V | ersion: | 1.0 | | | | | | Page | Subjec | ts (major changes since last revision) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### Edition 2008-04-15 Published by Infineon Technologies AG, Campeon 1-12, 85579 Neubiberg, Germany © Infineon Technologies AG 2008. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. # **EICEDRIVER®** ## 1ED020I12-F # Single IGBT Driver IC ## **Product Highlights** - · Coreless transformer isolated driver - Galvanic Insulation - · Integrated protection features - Suitable for operation at high ambient temperature - Cost effective technology - Approvals: DIN EN 60747-5-2, UL1577 # Infineon IEDO20/12-F #### **Features** - Single channel isolated IGBT Driver - For 600V/1200V IGBTs - 2A rail-to-rail output - Vcesat-detection - Active Miller Clamp # Typical Application - AC-Drives - UPS-Systems - Welding Figure 1: Typical Application | Туре | Gate drive current | Package | |-------------|--------------------|--------------| | 1ED020I12-F | +/- 2A | PG-DSO-16-15 | | Table | of Contents | Page | |----------------|---------------------------------------------------------------|------| | 1 | Blockdiagram and Application | 5 | | 2 | Functional Description | 6 | | 2.1 | Introduction | 6 | | 2.2 | Internal Protection Features | | | 2.2.1 | Undervoltage Lockout (UVLO) | 6 | | 2.2.2 | READY status output | | | 2.2.3 | Watchdog Timer | | | 2.2.4 | Active Shut-Down | | | 2.3 | Non-Inverting and Inverting Inputs | | | 2.4 | Driver Output | | | 2.5 | External Protection Features | | | 2.5.1 | Desaturation Protection | | | 2.5.2 | Active Miller Clamping | | | 2.5.3 | Short Circuit Clamping | | | 2.6 | RESET | | | 3 | Pin Configuration and Functionality | 8 | | 3.1 | Pin Configuration | | | 3.2 | Pin Functionality | 8 | | 4 | Electrical Parameters | 10 | | 4.1 | Absolute Maximum Ratings | 10 | | 4.2 | Operating Parameters | | | 4.3 | Recommended Operating Parameters | | | 4.4 | Electrical Characteristics | | | 4.4.1 | Voltage Supply. | | | 4.4.2 | Logic Input and Output | | | 4.4.3 | Gate Driver | | | 4.4.4 | Active Miller Clamp | | | 4.4.5<br>4.4.6 | Short Circuit Clamping | | | 4.4.6<br>4.4.7 | Desaturation protection | | | 4.4.7<br>4.4.8 | Active Shut Down | | | | | | | 5 | Insulation Characteristics | | | 5.1 | DIN EN 60747-5-2 (VDE 0884 Teil 2): 2003-01. Basic Insulation | | | 5.2 | UL 1577 | | | 5.3 | Reliability | | | 6 | Timing Diagrams | 17 | | 7 | Package Outlines | 19 | | 8 | Application Notes | | | 8.1 | Reference Layout for Thermal Data | | | 8 2 | Printed Circuit Board Guidelines | 20 | # 1 Blockdiagram and Application Figure 2: Blockdiagram 1ED020l12-F Figure 3: Application example #### 2 Functional Description #### 2.1 Introduction The 1ED020I12-F is an advanced IGBT gate driver that can be also used for driving power MOS devices. Control and protection functions are included to make possible the design of high reliability systems. The device consists of two galvanic separated parts. The input chip can be directly connected to a standard 5V DSP or microcontroller with CMOS in/output and the output chip is connected to the high voltage side. An effective active Miller clamp function avoids the need of negative gate driving in most applications and allows the use of a simple bootstrap supply for the high side driver. A rail-to-rail driver output enables the user to provide easy clamping of the IGBTs gate voltage during short circuit of the IGBT. So an increase of short circuit current due to the feedback via the Miller capacitance can be avoided. Further, a rail-to-rail output reduces power dissipation. The device also includes an IGBT desaturation protection with a FAULT status output. A READY status output reports if the device is supplied and operates correctly. #### 2.2 Internal Protection Features #### 2.2.1 Undervoltage Lockout (UVLO) To ensure correct switching of IGBTs the device is equipped with an undervoltage lockout for both chips. If the power supply voltage $V_{\text{VCC1}}$ of the input chip drops below $V_{\text{UVLOL1}}$ a turn-off signal is sent to the output chip before power-down. The IGBT is switched off and the signals at IN+ and IN- are ignored as long as $V_{\text{VCC1}}$ reaches the power-up voltage $V_{\text{UVLOH1}}$ . If the power supply voltage $V_{VCC2}$ of the output chip goes down below $V_{UVLOL2}$ the IGBT is switched off and signals from the input chip are ignored as long as $V_{VCC2}$ reaches the power-up voltage $V_{UVLOH2}$ . #### 2.2.2 READY status output The READY output shows the status of three internal protection features. - UVLO of the input chip - UVLO of the output chip after a short delay - Internal signal transmission It is not necessary to reset the READY signal since its state only depends on the status of the former protection signals. #### 2.2.3 Watchdog Timer During normal operation the internal signal transmission is monitored by a watchdog timer. If the transmission fails for a given time, the IGBT is switched off and the READY output reports an internal error. #### 2.2.4 Active Shut-Down The Active Shut-Down feature ensures a safe IGBT offstate if the output chip is not connected to the power supply. # 2.3 Non-Inverting and Inverting Inputs There are two possible input modes to control the IGBT. At non-inverting mode IN+ controls the driver output while IN- is set to low. At inverting mode IN-controls the driver output while IN+ is set to high. A minimum input pulse width is defined to filter occasional glitches. #### 2.4 Driver Output The output driver section uses only MOSFETs to provide a rail-to-rail output. This feature permits that tight control of gate voltage during on-state and short circuit can be maintained as long as the drivers supply is stable. Due to the low internal voltage drop, switching behaviour of the IGBT is predominantly governed by the gate resistor. Furthermore, it reduces the power to be dissipated by the driver. #### 2.5 External Protection Features #### 2.5.1 Desaturation Protection A desaturation protection ensures the protection of the IGBT at short circuit. When the DESAT voltage goes up and reaches 9V, the output is driven low. Further, the FAULT output is activated. A programmable blanking time is used to allow enough time for IGBT saturation. Blanking time is provided by a highly precise internal current source and an external capacitor. #### 2.5.2 Active Miller Clamping A Miller clamp allows sinking the Miller current during a high dV/dt situation. Therefore, the use of a negative supply voltage can be avoided in many applications. During turn-off, the gate voltage is monitored and the clamp output is activated when the gate voltage goes below 2V (related to VEE2). #### 2.5.3 Short Circuit Clamping During short circuit the IGBTs gate voltage tends to rise because of the feedback via the Miller capacitance. An additional protection circuit connected to OUT and CLAMP limits this voltage to a value slightly higher than the supply voltage. A current of maximum 500 mA for 10us may be fed back to the supply through one of this paths. If higher currents are expected or a tighter clamping is desired external Schottky diodes may be added. #### 2.6 RESET The reset input has two functions. Firstly, /RST is in charge of setting back the FAULT output. If /RST is low longer than a given time, /FLT will be reseted at the rising edge of /RST; otherwise, it will remain unchanged. Moreover, it works as enable/shutdown of the input logic. #### 3 Pin Configuration and Functionality #### 3.1 Pin Configuration | Pin | Symbol | Function | |-----|--------|-----------------------------------| | 1 | VEE2 | Negative power supply output side | | 2 | DESAT | Desaturation protection | | 3 | GND2 | Signal ground output side | | 4 | NC | Not connected | | 5 | VCC2 | Positive power supply output side | | 6 | OUT | Driver output | | 7 | CLAMP | Miller clamping | | 8 | VEE2 | Negative power supply output side | | 9 | GND1 | Signal ground input side | | 10 | IN+ | Non inverted driver input | | 11 | IN- | Inverted driver input | | 12 | RDY | Ready output | | 13 | FLT | Fault output | | 14 | RST | Reset input | | 15 | VCC1 | Positive power supply input side | | 16 | GND1 | Signal ground input side | Figure 4: PG-DSO-16-15 #### 3.2 Pin Functionality #### GND<sub>1</sub> Ground connection of the input side. #### IN+ Non-inverting driver input IN+ control signal for the driver output if IN- is set to low. (The IGBT is on if IN+ = high and IN- = low) A minimum pulse width is defined to make the IC robust against glitches at IN+. An internal Pull-Down-Resistor ensures IGBT Off-State. #### IN- Inverting driver input IN- control signal for driver output if IN+ is set to high. (IGBT is on if IN- = low and IN+ = high) A minimum pulse width is defined to make the IC robust against glitches at IN-. An internal Pull-Up-Resistor ensures IGBT Off-State. #### /RST (Reset) input <u>Function 1:</u> Enable/shutdown of the input chip. (The IGBT is off if /RST = low). A minimum pulse width is defined to make the IC robust against glitches at IN-. <u>Function 2:</u> Resets the DESAT-FAULT-state of the chip if /RST is low for a time $T_{RST}$ . An internal Pull-Up-Resistor is used to ensure FLT status output. #### /FLT (Fault output) Open-drain output to report a desaturation error of the IGBT (FLT is low if desaturation occurs) #### RDY (Ready status) Open-drain output to report the correct operation of the device. (RDY = high if both chips are above the UVLO level and the internal chip transmission is faultless) #### VCC1 5V power supply of the input chip #### VEE2 Negative power supply pins of the output chip. If no negative supply voltage is available, both pins have to be connected to GND2. #### **DESAT (Desaturation)** Monitoring of the IGBT saturation voltage ( $V_{CE}$ ) to detect desaturation caused by short circuits. If OUT is high, $V_{CE}$ is above a defined value and a certain blanking time has expired, the desaturation protection is activated and the IGBT is switched off. The blanking time is adjustable by an external capacitor. #### **CLAMP (Clamping)** Ties the gate voltage to ground after the IGBT has been switched off at a defined voltage to avoid a parasitic switch-on of the IGBT.During turn-off, the gate voltage is monitored and the clamp output is activated when the gate voltage goes below 2V (related to VEE2). #### GND2 Reference ground of the output chip. #### **OUT (Driver output)** Output pin to drive an IGBT. The voltage is switched between VEE2 and VCC2. In normal operating mode Vout is controlled by IN+, IN- and /RST. During error mode (UVLO, internal error or DESAT) Vout is set to VEE2 independent of the input control signals. #### VCC2 Positive power supply pin of the output side. #### 4 Electrical Parameters #### 4.1 Absolute Maximum Ratings Note: Absolute maximum ratings are defined as ratings, which when being exceeded may lead to destruction of the integrated circuit. Unless otherwise noted all parameters refer to GND1. | Parameter | Symbol | Limit Values | | Unit | Remarks | | |----------------------------------------------------------------------------------|-----------------------|------------------------|------------------------|------|-----------------------------------|--| | | | min. max. | | | | | | Positive power supply output side | $V_{VCC2}$ | -0.3 | 20 | V | 1) | | | Negative power supply output side | $V_{VEE2}$ | -12 | 0.3 | V | 1) | | | Maximum power supply voltage output side (V <sub>VCC2</sub> -V <sub>VEE2</sub> ) | V <sub>max2</sub> | | 28 | V | | | | Gate driver output | V <sub>OUT</sub> | V <sub>VEE2</sub> -0.3 | V <sub>max2</sub> +0.3 | V | | | | Gate driver high output maximum current | I <sub>OUT</sub> | _ | 2.4 | Α | t = 2µs | | | Gate driver low output maximum current | I <sub>OUT</sub> | _ | 2.4 | Α | t = 2µs | | | Maximum short circuit clamping time | t <sub>CLP</sub> | | 10 | us | I <sub>CLAMP/OUT</sub> = 500mA | | | Positive power supply input side | V <sub>VCC1</sub> | -0.3 | 6.5 | V | | | | Logic input voltages<br>(IN+,IN-,RST) | V <sub>LogicIN</sub> | -0.3 | 6.5 | V | | | | Opendrain Logic output voltage<br>(FLT) | V <sub>FLT</sub> | -0.3 | 6.5 | V | | | | Opendrain Logic output voltage<br>(RDY) | $V_{RDY}$ | -0.3 | 6.5 | V | | | | Opendrain Logic output current<br>(FAULT) | I <sub>FLT</sub> | | 10 | mA | | | | Opendrain Logic output current (RDY) | I <sub>RDY</sub> | | 10 | mA | | | | Pin DESAT voltage | $V_{DESAT}$ | -0.3 | V <sub>VCC2</sub> +0.3 | V | $^{1)}V_{VEE2} = -8V$ | | | Pin CLAMP voltage | V <sub>CLAMP</sub> | V <sub>VEE2</sub> -0.3 | V <sub>VCC2</sub> +0.3 | V | | | | Junction temperature | TJ | -40 | 150 | °C | | | | Storage temperature | T <sub>S</sub> | -55 | 150 | °C | | | | Power dissipation, Input chip | P <sub>D, IN</sub> | | 100 | mW | <sup>3)</sup> @TA = 25° | | | Power dissipation, Output chip | P <sub>D, OUT</sub> | | 700 | mW | <sup>2)3)</sup> @TA = 25° | | | Thermal resistance (Input chip active) | R <sub>THJA,IN</sub> | | 160 | K/W | <sup>2)</sup> @TA = 25°C | | | Thermal resistance (Output chip active) | R <sub>THJA,OUT</sub> | | 125 | K/W | <sup>2)</sup> @TA = 25°C | | | ESD Capability | V <sub>ESD</sub> | | 1 | kV | Human Body<br>Model <sup>4)</sup> | | <sup>1)</sup> With respect to GND2. <sup>2)</sup> may be exceeded during short circuit clamping <sup>3)</sup> Output IC power dissipation is derated linearly at 10 mW/°C above 62°C. Input IC power dissipation does not require derating. See section 8.1 for reference layouts for these thermal data. Thermal performance may change significantly with layout and heat dissipation of components in close proximity. <sup>4)</sup> According to EIA/JESD22-A114-B (discharging a 100pF capacitor through a 1.5k $\Omega$ series resistor). #### 4.2 Operating Parameters Note: Within the operating range the IC operates as described in the functional description. Unless otherwise noted all parameters refer to GND1. | Parameter | Symbol | Limit V | /alues | Unit | Remarks | | |----------------------------------------------------------------------------------|-----------------------|------------------------|---------------------------------|-------|---------|--| | | | min. | max. | | | | | Positive power supply output side | V <sub>VCC2</sub> | 13 | 20 | V | 1) | | | Negative power supply output side | $V_{VEE2}$ | -12 | 0 | V | 1) | | | Maximum power supply voltage output side (V <sub>VCC2</sub> -V <sub>VEE2</sub> ) | V <sub>max2</sub> | | 28 | V | | | | Positive power supply input side | V <sub>VCC1</sub> | 4.5 | 5.5 | V | | | | Logic input voltages (IN+,IN-,RST) | V <sub>LogicIN</sub> | -0.3 | 5.5 | V | | | | Pin CLAMP voltage | V <sub>CLAMP</sub> | V <sub>VEE2</sub> -0.3 | V <sub>VCC2</sub> <sup>2)</sup> | V | | | | Pin DESAT voltage | V <sub>DESAT</sub> | -0.3 | V <sub>VCC2</sub> | V | 1) | | | Ambient temperature | T <sub>A</sub> | -40 | 105 | °C | | | | Common mode transient immunity <sup>3)</sup> | ΔV <sub>ISO</sub> /dt | _ | 50 | kV/µs | @ 500V | | <sup>1)</sup> With respect to GND2. #### 4.3 Recommended Operating Parameters Note: Unless otherwise noted all parameters refer to GND1. | Parameter | Symbol | Values | Unit | Remarks | |-----------------------------------|-------------------|--------|------|---------| | | | | | | | Positive power supply output side | V <sub>VCC2</sub> | 15 | V | 1) | | Negative power supply output side | $V_{VEE2}$ | -8 | V | 1) | | Positive power supply input side | V <sub>VCC1</sub> | 5 | V | | <sup>1)</sup> With respect to GND2. <sup>2)</sup> may be exceeded during short circuit clamping <sup>3)</sup> The parameter is not subject to production test - verified by design/characterization #### 4.4 Electrical Characteristics Note: The electrical characteristics involve the spread of values for the supply voltages, load and junction temperatures given below. Typical values represent the median values, which are related to production processes at T = 25°C. Unless otherwise noted all voltages are given with respect to GND. #### 4.4.1 Voltage Supply. | Parameter | Symbol | | Limit Values | | | Test Conditions | |--------------------------------------------------------------------------|---------------------|------|--------------|------|----|-------------------------------------------------------------------------------------------------------------| | | | min. | typ. | max. | | | | UVLO Threshold Input Chip | $V_{UVLOH1}$ | _ | 4.1 | 4.3 | V | | | | V <sub>UVLOL1</sub> | 3.5 | 3.8 | _ | V | | | UVLO Hysteresis Input Chip (V <sub>UVLOH1</sub> - V <sub>UVLOL1</sub> ) | V <sub>HYS1</sub> | 0.15 | _ | _ | V | | | UVLO Threshold Output Chip | $V_{UVLOH2}$ | _ | 12.0 | 12.6 | V | | | | $V_{UVLOL2}$ | 10.4 | 11.0 | _ | V | | | UVLO Hysteresis Output Chip (V <sub>UVLOH1</sub> - V <sub>UVLOL1</sub> ) | V <sub>HYS2</sub> | 0.7 | 0.9 | _ | V | | | Quiescent Current Input Chip | I <sub>Q1</sub> | _ | 7 | 9 | mA | V <sub>VCC1</sub> =5V<br>IN+ = High, IN- = Low<br>=>OUT = High, RDY =<br>High, /FLT = High | | Quiescent Current Output Chip | I <sub>Q2</sub> | _ | 4 | 6 | mA | $V_{VCC2}$ =15V<br>$V_{VEE2}$ =-8V<br>IN+ = High, $IN-$ = Low<br>=>OUT = High, $RDY =$<br>High, /FLT = High | #### 4.4.2 Logic Input and Output | Parameter | Symbol | | Limit Valu | es | Unit | <b>Test Conditions</b> | | |-------------------------------------------------|-----------------------------------------------------------------------|-------------|------------|------|------|--------------------------------------------------|--| | | | min. typ. m | | max. | | | | | IN+,IN-, RST Low Input Voltage | $V_{IN+L,}V_{IN-L,}V_{\overline{RST}L}$ | _ | _ | 1.5 | V | | | | IN+,IN-, RST High Input Voltage | V <sub>IN+H,</sub> V <sub>IN-</sub><br><sub>H</sub> V <sub>RSTH</sub> | 3.5 | _ | _ | V | | | | IN-, RST Input Current | I <sub>IN-,</sub> I <sub>RST</sub> | _ | 100 | 400 | uA | $V_{IN}$ =GND1<br>$V_{\overline{RST}}$ =GND1 | | | IN+ Input Current | I <sub>IN+,</sub> | _ | 100 | 400 | uA | V <sub>IN+</sub> =VCC1 | | | RDY,FLT Pull Up Current | I <sub>PRDY,</sub><br>I <sub>PFLT</sub> | _ | 100 | 400 | uA | V <sub>RDY</sub> =GND1<br>V <sub>FLT</sub> =GND1 | | | Input Pulse Suppression IN+, IN- | T <sub>MININ+</sub> ,<br>T <sub>MININ-</sub> | 30 | 40 | _ | ns | | | | Input Pulse Suppression RST for ENABLE/SHUTDOWN | T <sub>MINRST</sub> | 30 | 40 | _ | ns | | | | Pulse Width RST for Reseting FLT | T <sub>RST</sub> | 800 | _ | _ | ns | | | | FLT Low Voltage | V <sub>FLTL</sub> | _ | _ | 300 | mV | $I_{SINK(\overline{FLT})} = 5mA$ | | | RDY Low Voltage | $V_{RDYL}$ | _ | _ | 300 | mV | $I_{SINK(RDY)} = 5mA$ | | #### 4.4.3 Gate Driver | Parameter | Symbol | | Unit | Test Conditions | | | |--------------------------------|--------------------|------------------------|-------------------------|-------------------------|---|--------------------------------------| | | | min. | typ. | max. | | | | High Level Output Voltage | V <sub>OUTH1</sub> | V <sub>VCC2</sub> -1.2 | V <sub>VCC2</sub> -0.8 | | V | I <sub>OUTH</sub> = -20mA | | | V <sub>OUTH2</sub> | V <sub>VCC2</sub> -2.5 | V <sub>VCC2</sub> -2 | | V | I <sub>OUTH</sub> = -200mA | | | V <sub>OUTH3</sub> | V <sub>VCC2</sub> -9 | V <sub>VCC2</sub> -5 | | V | I <sub>OUTH</sub> = -1A | | | $V_{OUTH4}$ | | V <sub>VCC2</sub> -10 | | V | I <sub>OUTH</sub> = -2A | | High Level Output Peak Current | I <sub>OUTH</sub> | -1.5 | -2 | _ | Α | IN+ = High, IN- =<br>Low; OUT = High | | Low Level Output Voltage | V <sub>OUTL1</sub> | | V <sub>VEE2</sub> +0.04 | V <sub>VEE2</sub> +0.09 | V | I <sub>OUTL</sub> = 20mA | | | V <sub>OUTL2</sub> | | V <sub>VEE2</sub> +0.5 | V <sub>VEE2</sub> +0.85 | V | I <sub>OUTL</sub> = 200mA | | | V <sub>OUTL3</sub> | | V <sub>VEE2</sub> +2.5 | V <sub>VEE2</sub> +5.0 | V | I <sub>OUTL</sub> = 1A | | | V <sub>OUTL4</sub> | | V <sub>VEE2</sub> +7 | _ | V | I <sub>OUTL</sub> = 2A | | Low Level Output Peak Current | I <sub>OUTL</sub> | 1.5 | 2 | _ | Α | IN+ = Low, IN- = Low;<br>OUT = Low | # 4.4.4 Active Miller Clamp | Parameter | Symbol | Limit Values | | | | <b>Test Conditions</b> | | |-------------------------|----------------------|--------------|-------------------------|-------------------------|---|---------------------------|--| | | | min. | typ. | max. | | | | | Low Level Clamp Voltage | V <sub>CLAMPL1</sub> | _ | V <sub>VEE2</sub> +0.03 | V <sub>VEE2</sub> +0.08 | V | I <sub>OUTL</sub> = 20mA | | | | V <sub>CLAMPL2</sub> | _ | V <sub>VEE2</sub> +0.3 | V <sub>VEE2</sub> +0.8 | V | I <sub>OUTL</sub> = 200mA | | | | V <sub>CLAMPL3</sub> | _ | V <sub>VEE2</sub> +1.9 | V <sub>VEE2</sub> +4.8 | V | I <sub>OUTL</sub> = 1A | | | Low Level Clamp Current | I <sub>CLAMPL</sub> | 2 | | | Α | 1) | | | Clamp Threshold Voltage | $V_{CLAMP}$ | 1.6 | 2.1 | 2.4 | V | Related to VEE2 | | <sup>1)</sup> The parameter is not subject to production test - verified by design/characterization # 4.4.5 Short Circuit Clamping | Parameter | Symbol | L | Limit Valu | es | Unit | Test Conditions | |--------------------------------------------------------------------|-----------------------|---------------|------------|------|------|--------------------------------------------------------------------------------------------------------| | | | min. typ. max | | max. | | | | Clamping voltage (OUT) (V <sub>OUT</sub> -V <sub>VCC2</sub> ) | V <sub>CLPout</sub> | | 0.8 | 1.3 | V | IN+=High, IN-=Low,<br>OUT=High<br>I <sub>OUT</sub> = 500mA (pulse<br>test,t <sub>CLPmax</sub> =10us) | | Clamping voltage (CLAMP) (V <sub>VCLAMP</sub> -V <sub>VCC2</sub> ) | V <sub>CLPclamp</sub> | | 1.3 | | V | IN+=High, IN-=Low,<br>OUT=High<br>I <sub>CLAMP</sub> = 500mA (pulse<br>test,t <sub>CLPmax</sub> =10us) | | Clamping voltage (CLAMP) | V <sub>CLPclamp</sub> | | 0.7 | 1.1 | V | IN+=High, IN-=Low,<br>OUT=High<br>I <sub>CLAMP</sub> = 20mA | # 4.4.6 Dynamic Characteristics | Parameter | Symbol | Limit Values | | | Unit | Test Conditions | | |----------------------------------------------------------------------------------|----------------------|--------------|------|----------|------|----------------------------------------------------------------------------------------------------------------------------|--| | | | min. | typ. | yp. max. | | | | | Input to output propagation delay ON | T <sub>PDON</sub> | 165 | 185 | 205 | ns | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | | Input to output propagation delay OFF | T <sub>PDOFF</sub> | 150 | 170 | 190 | ns | V <sub>VCC2</sub> =15V,V <sub>VEE2</sub> =-8V<br>C <sub>LOAD</sub> = 100pF<br>V <sub>IN+</sub> =50%, V <sub>OUT</sub> =50% | | | Input to output propagation delay distortion | T <sub>PDISTO</sub> | _ | 20 | 40 | ns | @ 25°C | | | Input to output propagation delay ON variation due to temp 1) | T <sub>PDONt</sub> | _ | _ | 20 | ns | V <sub>VCC2</sub> =15V,V <sub>VFF2</sub> =-8V | | | Input to output propagation delay OFF variation due to temp 1) | T <sub>PDOFFt</sub> | _ | _ | 35 | ns | C <sub>LOAD</sub> = 100pF<br>V <sub>IN+</sub> =50%, V <sub>OUT</sub> =50% | | | Input to output propagation delay distortion variation due to temp <sup>1)</sup> | T <sub>PDISTOt</sub> | _ | _ | 20 | ns | | | | Rise Time | T <sub>RISE</sub> | _ | 60 | _ | ns | V <sub>VCC2</sub> =15V,V <sub>VEE2</sub> =-8V<br>C <sub>LOAD</sub> = 1nF<br>VL 10% ,VH 90% | | | | | _ | 400 | _ | ns | V <sub>VCC2</sub> =15V,V <sub>VEE2</sub> =-8V<br>C <sub>LOAD</sub> = 34nF<br>VL 10% ,VH 90% | | | Fall Time | T <sub>FALL</sub> | _ | 60 | _ | ns | V <sub>VCC2</sub> =15V,V <sub>VEE2</sub> =-8V<br>C <sub>LOAD</sub> = 1nF<br>VL 10% ,VH 90% | | | | | _ | 600 | _ | ns | V <sub>VCC2</sub> =15V,V <sub>VEE2</sub> =-8V<br>C <sub>LOAD</sub> = 34nF<br>VL 10% ,VH 90% | | <sup>1)</sup> The parameter is not subject to production test - verified by design/characterization # 4.4.7 Desaturation protection | Parameter | Symbol | Limit Valu | ues | | Unit | Test Conditions | | |-----------------------------------------|-----------------------|------------|------|------|------|-----------------------------------------------------|--| | | | min. | typ. | max. | | | | | Blanking Capacitor Charge Current | I <sub>DESATC</sub> | 215 | 250 | 295 | uA | $V_{VCC2}$ =15V, $V_{VEE2}$ =-8V<br>$V_{DESAT}$ =2V | | | Blanking Capacitor Discharge<br>Current | I <sub>DESATD</sub> | 1 | 2 | _ | mA | $V_{VCC2}$ =15V, $V_{VEE2}$ =-8V $V_{DESAT}$ =6V | | | Desaturation Reference Level | $V_{DESAT}$ | 8.3 | 9 | 9.5 | V | $V_{VCC2} = 15V, V_{VEE2} = -8V$ | | | Desaturation Reference Level | $V_{DESAT}$ | 7.6 | 8.6 | 9.5 | V | V <sub>VCC2</sub> =15V,V <sub>VEE2</sub> =0V | | | Desaturation Sense to OUT Low<br>Delay | T <sub>DESATOUT</sub> | _ | 100 | 150 | ns | V <sub>OUT</sub> =90%<br>C <sub>LOAD</sub> = 1nF | | | Desaturation Sense to FLT Low<br>Delay | T <sub>DESATFLT</sub> | _ | _ | 2.25 | us | V <sub>FLT</sub> =10%; I <sub>FLT</sub> =5mA | | | Desaturation Low Voltage | V <sub>DESATL</sub> | 0.4 | 0.6 | 0.95 | V | IN+=Low, IN-=Low,<br>OUT=Low | | #### 4.4.8 Active Shut Down | Parameter | Symbol | Limit Values | | | Unit | Test Conditions | |--------------------------|----------------------------------|--------------|------|------|------|----------------------------------------------------| | | | min. | typ. | max. | | | | Active Shut Down Voltage | V <sub>ACTSD</sub> <sup>1)</sup> | | _ | 4 | V | I <sub>OUT</sub> =-200mA,<br>V <sub>CC2</sub> open | <sup>1)</sup> With reference to VEE2 **Insulation Characteristics** #### 5 Insulation Characteristics #### 5.1 DIN EN 60747-5-2 (VDE 0884 Teil 2): 2003-01. Basic Insulation | Description | Symbol | Characteristic | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|-------------------| | Installation classification per EN 60664-1, Table 1 | | | | | for rated mains voltage ≤ 150 V <sub>RMS</sub> | | I-IV | | | for rated mains voltage ≤ 300 V <sub>RMS</sub> | | I-III | | | for rated mains voltage ≤ 600 V <sub>RMS</sub> | | I-II | | | Climatic Classification | | 55/105/21 | | | Pollution Degree (EN 60664-1) | | 2 | | | Minimum External Clearance | CLR | 8.12 | mm | | Minimum External Creepage | CPG | 8.24 | mm | | Minimum Comparative Tracking Index | CTI | 175 | | | Maximum Repetitive Insulation Voltage | $V_{IORM}$ | 1420 | $V_{PEAK}$ | | Input to Output Test Voltage, Method $b^{1)}$<br>$V_{IORM}$ * 1.875 = $V_{PR}$ , 100% Production Test with $t_m$ = 1 sec, Partial Discharge < 5pC | V <sub>PR</sub> | 2663 | V <sub>PEAK</sub> | | Input to Output Test Voltage, Method $a^{1)}$<br>$V_{IORM}$ * 1.6 = $V_{PR}$ , Type and sample Test, $t_m$ = 60 sec,<br>Partial Discharge < 5pC | V <sub>PR</sub> | 2272 | V <sub>PEAK</sub> | | Highest Allowable Overvoltage <sup>1)</sup> | $V_{IOTM}$ | 6000 | $V_{PEAK}$ | | Maximum Surge Insulation Voltage | V <sub>IOSM</sub> | 6000 | V | | Insulation Resistance at T <sub>s</sub> , V <sub>IO</sub> = 500 V | R <sub>IO</sub> | >109 | Ω | <sup>1)</sup> VDE 0884 for a detailed description of Method a and Method b partial discharge test profiles. #### 5.2 UL 1577 | Description | Symbol | Characteristic | Unit | |-------------------------------------|------------------|----------------|-----------| | Insulation Withstand Voltage / 1min | V <sub>ISO</sub> | 3750 | $V_{rms}$ | | Insulation Test Voltage / 1sec | V <sub>ISO</sub> | 4500 | $V_{rms}$ | #### 5.3 Reliability For Qualification Report please contact your local Infineon Technologies office. <sup>\*</sup>Note 1:Insulation characteristics are guaranteed only within the safety maximum ratings which must be ensured by protective circuits in application. Surface mount classification is class A in accordance with CECCO802. <sup>\*</sup>Note 2: This coupler is suitable for "basic insulation" only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. **Timing Diagrams** # 6 Timing Diagrams Figure 5: Propagation Delay Figure 6: Turn-on and Turn-off Figure 7: Desaturation Fault **Timing Diagrams** Figure 8: UVLO **Package Outlines** # 7 Package Outlines Figure 9: PG-DSO-16-15 **Application Notes** # 8 Application Notes #### 8.1 Reference Layout for Thermal Data The PCB layout shown in figure 12 represents the reference layout used for the thermal characterisation. Pins 9 and 16 (GND1) and pins 1 and 8 (VEE2) require ground plane connections for achiving maximum power dissipation. The 1ED020I12-F is conceived to dissipate most of the heat generated through this pins. PCB + Top-Layer PCB + Bottom-Layer Total Area = $374.4 \text{ mm}^2$ Figure 10: Reference layout for thermal data (Copper thickness $105\mu m$ ) #### 8.2 Printed Circuit Board Guidelines Following factors should be taken into account for an optimum PCB layout. - Sufficient spacing should be kept between high voltage isolated side and low voltage side circuits. - The same minimum distance between two adjacent high-side isolated parts of the PCB should be maintained to increase the effective isolation and reduce parasitic coupling. - In order to ensure low supply ripple and clean switching signals, bypass capacitor trace lengths should be kept as short as possible. # **Total Quality Management** Qualität hat für uns eine umfassende Bedeutung. Wir wollen allen Ihren Ansprüchen in der bestmöglichen Weise gerecht werden. Es geht uns also nicht nur um die Produktqualität – unsere Anstrengungen gelten gleichermaßen der Lieferqualität und Logistik, dem Service und Support sowie allen sonstigen Beratungs- und Betreuungsleistungen. gehört eine bestimmte Dazu unserer Mitarbeiter. Geisteshaltung Total Quality im Denken und Handeln gegenüber Kollegen, Lieferanten und Kunden. Ihnen, unserem Unsere Leitlinie ist jede Aufgabe mit "Null zu lösen – in offener Sichtweise auch über den eigenen Arbeitsplatz hinaus – und uns ständig zu verbessern. Unternehmensweit orientieren wir uns dabei auch an "top" (Time Optimized Processes), um Ihnen durch größere Schnelligkeit den entscheidenden Wettbewerbsvorsprung zu verschaffen. Geben Sie uns die Chance, hohe Leistung durch umfassende Qualität zu beweisen. Wir werden Sie überzeugen. Quality takes on an allencompassing significance at Semiconductor Group. For us it means living up to each and every one of your demands in the best possible way. So we are not only concerned with product quality. We direct our efforts equally at quality of supply and logistics, service and support, as well as all the other ways in which we advise and attend to you. Part of this is the very special attitude of our staff. Total Quality in thought and deed, towards co-workers, suppliers and you, our customer. Our guideline is "do everything with zero defects", in an open manner that is demonstrated beyond your immediate workplace, and to constantly improve. Throughout the corporation we also think in terms of Time Optimized Processes (top), greater speed on our part to give you that decisive competitive edge. Give us the chance to prove the best of performance through the best of quality – you will be convinced. www.infineon.com/gatedriver